Automatic ReRAM SPICE Model Generation From Empirical Data for Fast ReRAM-Circuit Coevaluation
SCIE
SCOPUS
- Title
- Automatic ReRAM SPICE Model Generation From Empirical Data for Fast ReRAM-Circuit Coevaluation
- Authors
- Seo, Jaehyun; Lee, Sangheon; Kim, Kwangmin; Lee, Sooeun; HWANG, HYUNSANG; Kim, Byungsub
- Date Issued
- 2017-02
- Publisher
- IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
- Abstract
- This paper presents an automatic resistive random access memory (ReRAM) SPICE model generator, which enables fast ReRAM circuit evaluation with standard SPICE. Our model generator automatically produces SPICE models of ReRAM devices and selectors from the measured I-V data to reduce too much time consumption in manual model development for ReRAM devices and simulation of the target ReRAM circuits. To verify our method, SPICE models for diverse ReRAMs were automatically generated from measured data and simulated with various circuits. The results show that our model can accurately describe the original data and allows fast quantitative evaluation of ReRAM circuits. Because developing SPICE models of ReRAMs and simulating them with circuits have been the critical time-consuming procedure in ReRAM research, these results show that our method enables early ReRAM evaluation.
- Keywords
- Automatic model generation; resistive random access memory (ReRAM)-circuit cosimulation; Resistive Random Accesss Memory; selector; SPICE model
- URI
- https://oasis.postech.ac.kr/handle/2014.oak/39199
- DOI
- 10.1109/TVLSI.2017.2655730
- ISSN
- 1063-8210
- Article Type
- Article
- Citation
- IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, vol. 25, no. 6, page. 1821 - 1830, 2017-02
- Files in This Item:
- There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.