Open Access System for Information Sharing

Login Library

 

Article
Cited 3 time in webofscience Cited 3 time in scopus
Metadata Downloads

Verilog Modeling of Transmission Line for USB 2.0 High-Speed PHY Interface SCIE SCOPUS

Title
Verilog Modeling of Transmission Line for USB 2.0 High-Speed PHY Interface
Authors
Ki-Hwan SeongJi-Hoon LimKim, BSim, JYPark, HJ
Date Issued
2014-08
Publisher
대한전자공학회
Abstract
A Verilog model is proposed for transmission lines to perform the all-Verilog simulation of high-speed chip-to-chip interface system, which reduces the simulation time by around 770 times compared to the mixed-mode simulation. The single-pulse response of transmission line in SPICE model is converted into that in Verilog model by converting the full-scale analog signal into an 11-bit digital code after uniform time sampling. The receiver waveform of transmission line is calculated by adding or subtracting the single-pulse response in Verilog model depending on the transmitting digital code values with appropriate time delay. The application of this work to a USB 2.0 high-speed PHY interface reduces the simulation time to less than three minutes with error less than 5% while the mixed-mode simulation takes more than two days for the same circuit.
URI
https://oasis.postech.ac.kr/handle/2014.oak/13703
DOI
10.5573/JSTS.2014.14.4.463
ISSN
1598-1657
Article Type
Article
Citation
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, vol. 14, no. 4, page. 463 - 470, 2014-08
Files in This Item:

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

김병섭KIM, BYUNGSUB
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse