Open Access System for Information Sharing

Login Library

 

Article
Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Two-level dynamic programming hardware implementation for real time processing SCIE SCOPUS

Title
Two-level dynamic programming hardware implementation for real time processing
Authors
Kim, YJeong, H
Date Issued
2006-01
Publisher
SPRINGER-VERLAG BERLIN
Abstract
In this paper, we present an efficient architecture for connected speech recognition that can be efficiently implemented with FPGA. The architecture consists of newly derived two-level dynamic programming(TLDP) that use only bit addition and shift operations. The advantages of this architecture are the spatial efficiency to accommodate more words with limited space and the computational speed from avoiding propagation delays in multiplications. The architecture is highly regular, consisting of identical and simple processing elements with only nearest-neighbor communication, and external communication occurs with the end processing elements. In order to verify the proposed architecture, we have also designed and implemented it, prototyping with Xilinx FPGAs running at 33MHz.
Keywords
CONNECTED WORD RECOGNITION
URI
https://oasis.postech.ac.kr/handle/2014.oak/23718
ISSN
0302-9743
Article Type
Article
Citation
LECTURE NOTES IN ARTIFICIAL INTELLIGENCE, vol. 4251, page. 1090 - 1097, 2006-01
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

정홍JEONG, HONG
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse