All digital timing recovery and programmable gain amplifier controller for VDSL transmission
SCIE
SCOPUS
- Title
- All digital timing recovery and programmable gain amplifier controller for VDSL transmission
- Authors
- Im, GH; Kim, DH
- Date Issued
- 2001-11
- Publisher
- IEEE-INST ELECTRICAL ELECTRONICS ENGI
- Abstract
- In this paper, we discuss all digital timing recovery and programmable gain amplifier (PGA) controller for carrierless amplitude and phase (CAP) modulation based very high-rate digital subscriber line (VDSL) system. We first investigate statistical properties of timing jitter of symbol timing recovery circuit for VDSL application. Analytical expressions of the timing jitter for envelope-based timing recovery system, such as squarer-based timing recovery (S-TR) and absolute-value-based timing recovery (A-TR) schemes, are derived in the presence of additive white Gaussian noise (AWGN) or far-end crosstalk (FEXT). In particular, the analytical and simulation results of the timing jitter performance are presented and compared for a 51.84 Mb/s 16-CAP VDSL system. The A-TR system implemented digitally meets the DAVIC's VDSL system requirement, which specifies the maximum peak-to-peak jitter value of 1.5 nsec and the acquisition time of 20 msec. We also present simulation results for PGA controller and blind equalization, which have been incorporated to implement CAP-based VDSL transmission system.
- Keywords
- timing recovery system; timing jitter; very high-rate digital subscriber line (VDSL); far-end crosstalk (FEXT); BROAD-BAND ACCESS; BLIND EQUALIZATION; ATM-LAN; PERFORMANCE; SYSTEM; LINE
- URI
- https://oasis.postech.ac.kr/handle/2014.oak/19247
- DOI
- 10.1109/30.982785
- ISSN
- 0098-3063
- Article Type
- Article
- Citation
- IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, vol. 47, no. 4, page. 743 - 752, 2001-11
- Files in This Item:
- There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.