Open Access System for Information Sharing

Login Library

 

Article
Cited 22 time in webofscience Cited 30 time in scopus
Metadata Downloads
Full metadata record
Files in This Item:
There are no files associated with this item.
DC FieldValueLanguage
dc.contributor.authorIk-Joon Chang-
dc.contributor.authorKim, JJ-
dc.contributor.authorKeejong Kim-
dc.contributor.authorKaushik Roy-
dc.date.accessioned2016-03-31T08:10:57Z-
dc.date.available2016-03-31T08:10:57Z-
dc.date.created2014-03-09-
dc.date.issued2011-08-
dc.identifier.issn1063-8210-
dc.identifier.other2011-OAK-0000029381-
dc.identifier.urihttps://oasis.postech.ac.kr/handle/2014.oak/14741-
dc.description.abstractFor ultra low power application, digital sub-threshold logic design has been explored. Extremely low power supply (VDD) of sub-threshold logic results in significant power reduction. However, it is difficult to convert signals from core logic to input/output (I/O) circuits since core VDD is vastly different from high I/O supply voltage. In this work, we propose a level converter based on dynamic logic style for sub-threshold I/O part, having a large dynamic range of conversion. For the level converter, high voltage clock signal needs to be delivered through separate clock path from core logic, leading to clock synchronization problem between high voltage and low voltage clocks. To overcome this issue, we employed a Clock Synchronizer. A test chip is fabricated in 130-nm CMOS technology in order to verify the proposed technique. Hardware measurement results show that the level converter successfully converts 0.3 V 8 MHz pulse to 2.5 V signal.-
dc.description.statementofresponsibilityX-
dc.languageEnglish-
dc.publisherIEEE-
dc.relation.isPartOfIEEE Trans. on VLSI Systems-
dc.subjectLevel converter-
dc.subjectsubthreshold logic-
dc.subjectsubthreshold operation-
dc.subjectultra-low voltage operation-
dc.subjectVOLTAGE-
dc.subjectDESIGN-
dc.titleRobust Level Converter for Sub-Threshold/Super-Threshold Operation: 100 mV to 2.5 V-
dc.typeArticle-
dc.contributor.college창의IT융합공학과-
dc.identifier.doi10.1109/TVLSI.2010.2051240-
dc.author.googleChang, IJ-
dc.author.googleKim, JJ-
dc.author.googleKim, K-
dc.author.googleRoy, K-
dc.relation.volume19-
dc.relation.issue8-
dc.relation.startpage1429-
dc.relation.lastpage1437-
dc.contributor.id11244586-
dc.relation.journalIEEE Trans. on VLSI Systems-
dc.relation.indexSCI급, SCOPUS 등재논문-
dc.relation.sciSCI-
dc.collections.nameJournal Papers-
dc.type.rimsART-
dc.identifier.bibliographicCitationIEEE Trans. on VLSI Systems, v.19, no.8, pp.1429 - 1437-
dc.identifier.wosid000293712100010-
dc.date.tcdate2019-01-01-
dc.citation.endPage1437-
dc.citation.number8-
dc.citation.startPage1429-
dc.citation.titleIEEE Trans. on VLSI Systems-
dc.citation.volume19-
dc.contributor.affiliatedAuthorKim, JJ-
dc.identifier.scopusid2-s2.0-79960994384-
dc.description.journalClass1-
dc.description.journalClass1-
dc.description.wostc16-
dc.description.scptc21*
dc.date.scptcdate2018-05-121*
dc.type.docTypeArticle-
dc.subject.keywordAuthorLevel converter-
dc.subject.keywordAuthorsubthreshold logic-
dc.subject.keywordAuthorsubthreshold operation-
dc.subject.keywordAuthorultra-low voltage operation-
dc.relation.journalWebOfScienceCategoryComputer Science, Hardware & Architecture-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaComputer Science-
dc.relation.journalResearchAreaEngineering-

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

김재준KIM, JAE JOON
Dept. Convergence IT Engineering
Read more

Views & Downloads

Browse