Highly efficient digital quadrature transmitter with dual VDD and dynamic cell selection
SCIE
SCOPUS
- Title
- Highly efficient digital quadrature transmitter with dual VDD and dynamic cell selection
- Authors
- Jin, H.; Moon, K.; Lee, S.; Kim, B.
- Date Issued
- 2016-12
- Publisher
- INST ENGINEERING TECHNOLOGY-IET
- Abstract
- A digital quadrature dual VDD transmitter with a switched capacitor power combiner is presented. To improve the efficiency, the cell in the transmitter is dynamically selected to minimise the voltage across the capacitors, thereby minimising the discharging loss. The chip is fabricated in 28-nm CMOS process. The implemented transmitter has a peak power of 17.2 dBm with a PAE of 37.4% at 880 MHz. The average power is 7.9 dBm with a PAE of 23.6% under ACLR of -32 dBc using a 10 MHz, 16 QAM, and 6.9 dB LTE signal.
- URI
- https://oasis.postech.ac.kr/handle/2014.oak/101120
- DOI
- 10.1049/el.2016.3557
- ISSN
- 0013-5194
- Article Type
- Article
- Citation
- ELECTRONICS LETTERS, vol. 52, no. 25, page. 2044 - 2045, 2016-12
- Files in This Item:
- There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.