Approximate Radix-4 Booth Multiplication Circuit
SCIE
SCOPUS
KCI
- Title
- Approximate Radix-4 Booth Multiplication Circuit
- Authors
- Kim, Kibeom; Hwang, Seokha; Lee, Youngjoo; Lee, Sunggu
- Date Issued
- 2019-10
- Publisher
- IEEK PUBLICATION CENTER
- Abstract
- Many modern applications, such as object recognition using deep neural networks, require extremely large numbers of multiplications, but can sacrifice accuracy in order to achieve lower power usage and faster operation. This paper proposes a new approximate multiplier design based on radix-4 Booth encoding. The key novel aspect of the proposed design is that approximate circuits are designed to create intermediate terms, which are then used as the common inputs to almost all of the logic within one entire row of a partial product array, resulting in a multi-level logic circuit implementation with extremely low delay and power usage characteristics. The proposed 8-bit (16-bit) design improves the power delay product by 17.1% to 30.3% (88.9% to 96.4%) over the previous best designs. By using accurate, approximated, and truncated regions, a wide range of approximate multiplier designs with different error characteristics are possible. Using normalized mean error distance and relative error distance metrics, simulations using synthesized circuits are used to show that the proposed designs have significantly improved power/accuracy tradeoffs over the previous best designs.
- URI
- https://oasis.postech.ac.kr/handle/2014.oak/100061
- DOI
- 10.5573/JSTS.2019.19.5.435
- ISSN
- 1598-1657
- Article Type
- Article
- Citation
- JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, vol. 19, no. 5, page. 435 - 445, 2019-10
- Files in This Item:
- There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.