Open Access System for Information Sharing

Login Library

 

Conference
Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads
Full metadata record
Files in This Item:
There are no files associated with this item.
DC FieldValueLanguage
dc.contributor.authorRHU, MINSOO-
dc.contributor.authorSULLIVAN, MIKE-
dc.contributor.authorLENG, JINGWEN-
dc.contributor.authorEREZ, MATTAN-
dc.date.accessioned2018-05-11T04:29:56Z-
dc.date.available2018-05-11T04:29:56Z-
dc.date.created2018-03-29-
dc.date.issued2013-12-09-
dc.identifier.urihttps://oasis.postech.ac.kr/handle/2014.oak/43376-
dc.description.abstractAs GPU's compute capabilities grow, their memory hierarchy increasingly becomes a bottleneck. Current GPU memory hierarchies use coarse-grained memory accesses to exploit spatial locality, maximize peak bandwidth, simplify control, and reduce cache meta-data storage. These coarse-grained memory accesses, however, are a poor match for emerging GPU applications with irregular control flow and memory access patterns. Meanwhile, the massive multi-threading of GPUs and the simplicity of their cache hierarchies make CPU-specific memory system enhancements ineffective for improving the performance of irregular GPU applications. We design and evaluate a locality-aware memory hierarchy for throughput processors, such as GPUs. Our proposed design retains the advantages of coarse-grained accesses for spatially and temporally local programs while permitting selective fine-grained access to memory. By adaptively adjusting the access granularity, memory bandwidth and energy are reduced for data with low spatial/temporal locality without wasting control overheads or prefetching potential for data with high spatial locality. As such, our locality-aware memory hierarchy improves GPU performance, energy-efficiency, and memory throughput for a large range of applications.-
dc.publisherIEEE/ACM-
dc.relation.isPartOfIEEE/ACM International Symposium on Microarchitecture-
dc.relation.isPartOfProceedings of the 46th Annual IEEE/ACM International Symposium on Microarchitecture (MICRO)-
dc.titleA Locality-Aware Memory Hierarchy for Energy-Efficient Throughput Processors 
-
dc.typeConference-
dc.type.rimsCONF-
dc.identifier.bibliographicCitationIEEE/ACM International Symposium on Microarchitecture, pp.86 - 98-
dc.citation.conferenceDate2013-12-07-
dc.citation.conferencePlaceUS-
dc.citation.endPage98-
dc.citation.startPage86-
dc.citation.titleIEEE/ACM International Symposium on Microarchitecture-
dc.contributor.affiliatedAuthorRHU, MINSOO-
dc.description.journalClass1-
dc.description.journalClass1-

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

유민수RHU, MINSOO
Dept of Computer Science & Enginrg
Read more

Views & Downloads

Browse