Open Access System for Information Sharing

Login Library

 

Conference
Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads
Full metadata record
Files in This Item:
There are no files associated with this item.
DC FieldValueLanguage
dc.contributor.authorCHATTERJEE, NILADRISH-
dc.contributor.authorO'CONNOR, MIKE-
dc.contributor.authorLEE, DONGHYUK-
dc.contributor.authorJOHNSON, DANIEL-
dc.contributor.authorKECKLER, STEPHEN-
dc.contributor.authorRHU, MINSOO-
dc.contributor.authorDALLY, WILLIAM-
dc.date.accessioned2018-05-11T02:53:47Z-
dc.date.available2018-05-11T02:53:47Z-
dc.date.created2018-03-29-
dc.date.issued2017-02-08-
dc.identifier.urihttps://oasis.postech.ac.kr/handle/2014.oak/43252-
dc.description.abstractThis paper proposes an energy-efficient, high-throughput DRAM architecture for GPUs and throughput processors. In these systems, requests from thousands of concurrent threads compete for a limited number of DRAM row buffers. As a result, only a fraction of the data fetched into a row buffer is used, leading to significant energy overheads. Our proposed DRAM architecture exploits the hierarchical organization of a DRAM bank to reduce the minimum row activation granularity. To avoid significant incremental area with this approach, we must partition the DRAM datapath into a number of semi-independent subchannels. These narrow subchannels increase data toggling energy which we mitigate using a static data reordering scheme designed to lower the toggle rate. This design has 35% lower energy consumption than a die-stacked DRAM with 2.6% area overhead. The resulting architecture, when augmented with an improved memory access protocol, can support parallel operations across the semi-independent subchannels, thereby improving system performance by 13% on average for a range of workloads.-
dc.publisherIEEE-
dc.relation.isPartOfIEEE International Symposium on High Performance Computer Architecture-
dc.relation.isPartOfProceedings of the 23rd IEEE International Symposium on High Performance Computer Architecture-
dc.titleArchitecting an Energy-Efficient DRAM System for GPUs 
-
dc.typeConference-
dc.type.rimsCONF-
dc.identifier.bibliographicCitationIEEE International Symposium on High Performance Computer Architecture , pp.73 - 84-
dc.citation.conferenceDate2017-02-04-
dc.citation.conferencePlaceUS-
dc.citation.endPage84-
dc.citation.startPage73-
dc.citation.titleIEEE International Symposium on High Performance Computer Architecture-
dc.contributor.affiliatedAuthorRHU, MINSOO-
dc.description.journalClass1-
dc.description.journalClass1-

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

유민수RHU, MINSOO
Dept of Computer Science & Enginrg
Read more

Views & Downloads

Browse