Open Access System for Information Sharing

Login Library

 

Article
Cited 9 time in webofscience Cited 13 time in scopus
Metadata Downloads

A CMOS transceiver for DRAM bus system with a demultiplexed equalization scheme SCIE SCOPUS

Title
A CMOS transceiver for DRAM bus system with a demultiplexed equalization scheme
Authors
Sim, JYNam, JJSohn, YSPark, HJKim, CHCho, SI
Date Issued
2002-02
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGI
Abstract
An equalizing transceiver was implemented by using a 0.35-mum CMOS technology for DRAM bus system. An equalization scheme was used in the receiver to reduce intersymbol interference (ISI). To maximize the data rate, a one-to-eight demultiplexing scheme was used in the equalizer of the receiver such that eight equalizers operate in parallel at the clock frequency, which is one-eighth the data rate. The maximum data rates were measured to be 840 Mb/s with twelve 5-pF capacitors connected in uniform spacing along a transmission line. The test criterion for successive transmission was set to the bit-error rate (BER) of 10(-12) for the pseudorandom binary sequence (PRBS) data. The effectiveness of equalizers was demonstrated by measuring the BER with equalizers on and off, respectively. The chip size was 800 x 400 mum(2) and the supply voltage was 3.3 V.
URI
https://oasis.postech.ac.kr/handle/2014.oak/28374
DOI
10.1109/4.982431
ISSN
0018-9200
Article Type
Article
Citation
IEEE JOURNAL OF SOLID-STATE CIRCUITS, vol. 37, no. 2, page. 245 - 250, 2002-02
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

박홍준PARK, HONG JUNE
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse