Open Access System for Information Sharing

Login Library

 

Article
Cited 25 time in webofscience Cited 32 time in scopus
Metadata Downloads
Full metadata record
Files in This Item:
There are no files associated with this item.
DC FieldValueLanguage
dc.contributor.authorJeon, YJ-
dc.contributor.authorLee, JH-
dc.contributor.authorLee, HC-
dc.contributor.authorJin, KW-
dc.contributor.authorMin, KS-
dc.contributor.authorChung, JY-
dc.contributor.authorPark, HJ-
dc.date.accessioned2016-03-31T12:11:15Z-
dc.date.available2016-03-31T12:11:15Z-
dc.date.created2009-02-28-
dc.date.issued2004-11-
dc.identifier.issn0018-9200-
dc.identifier.other2004-OAK-0000004631-
dc.identifier.urihttps://oasis.postech.ac.kr/handle/2014.oak/17647-
dc.description.abstractThe conventional register-controlled delay locked loop (RCDLL) with a single delay line requires a complex logic circuit following the phase comparator to prevent the false lock. A RCDLL with two delay lines was published to reduce the chip area and power consumption by comparing the frequency-divided slow signals. Further reductions of 20% in both chip area and power consumptions were achieved in the RCDLL proposed in this work by using a single delay line. The duty cycle of the clock divider output was adaptively changed between 25% and 50% according to the external clock frequency to minimize the number of delay elements and hence the jitter of DLL output clock. The adaptive-change of duty cycle reduced the peak-to-peak jitter of data output from 800 ps to 400 ps at the data rate of 266 Mb/s in the production 256-Mb DDR SDRAM. The worst-case power consumption and the chip size of the RCDLL chip fabricated by using a 0.15-mum CMOS technology were measured to be 12-mW and 0.16-mm(2), respectively, at the data rate of 400 Mb/s and the supply voltage of 2.5 V.-
dc.description.statementofresponsibilityX-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGI-
dc.relation.isPartOfIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.subjectLOCKED LOOP-
dc.subjectDIGITAL DLL-
dc.subjectDRAM-
dc.titleA 66-333-MHz 12-mW register-controlled DLL with a single delay line and adaptive-duty-cycle clock dividers for production DDR SDRAMs-
dc.typeArticle-
dc.contributor.college전자전기공학과-
dc.identifier.doi10.1109/JSSC.2004.835809-
dc.author.googleJeon, YJ-
dc.author.googleLee, JH-
dc.author.googleLee, HC-
dc.author.googleJin, KW-
dc.author.googleMin, KS-
dc.author.googleChung, JY-
dc.author.googlePark, HJ-
dc.relation.volume39-
dc.relation.issue11-
dc.relation.startpage2087-
dc.relation.lastpage2092-
dc.contributor.id10071836-
dc.relation.journalIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.relation.indexSCI급, SCOPUS 등재논문-
dc.relation.sciSCI-
dc.collections.nameJournal Papers-
dc.type.rimsART-
dc.identifier.bibliographicCitationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.39, no.11, pp.2087 - 2092-
dc.identifier.wosid000224692400034-
dc.date.tcdate2019-01-01-
dc.citation.endPage2092-
dc.citation.number11-
dc.citation.startPage2087-
dc.citation.titleIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.citation.volume39-
dc.contributor.affiliatedAuthorPark, HJ-
dc.identifier.scopusid2-s2.0-8344280850-
dc.description.journalClass1-
dc.description.journalClass1-
dc.description.wostc25-
dc.type.docTypeArticle-
dc.subject.keywordPlusLOCKED LOOP-
dc.subject.keywordPlusDIGITAL DLL-
dc.subject.keywordPlusDRAM-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaEngineering-

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

박홍준PARK, HONG JUNE
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse